# **Interfacing Custom IP Cores to HPS/FPGA SOC Platform**

COE838: Systems-on-Chip Design
Lab 4

# 1. Objectives

This lab provides students with a brief tutorial on how to interface IP cores to HPS/FPGA systems. Therefore the knowledge obtained in Lab 3 is a pre-requisite for this lab. Students will learn how to integrate custom IP cores into their design, and create Avalon Memory Map (MM) slaves to interface these cores with HPS/FPGA based SoCs. Students will then apply this knowledge by interfacing IP(s) into a SoC design of their choice.

## 2. Hardware Design

## 2.1 Project Setup

Create a Quartus II project called *custom\_ip* in your COE838 lab folder, setting up the necessary parameters for a HPS/FPGA system with the Cyclone-V 5CSEMA5F31C6 device. Create a new VHDL file called *custom\_ip.vhdl* and set it as your top-level entity. Next we will add an Altera-based IP core to the project (formerly known as MegaCore). For the sake of this lab, we will include a customized multiplier IP (which will be integrated to a HPS/FPGA SoC and interfaced with Avalon MM slaves).

- 1. To include the multiplier IP core, in Quartus go to "Tools" "IP Catalog". A window will appear on the right.
- 2. Expand the field "Library" "Basic Functions" "Arithmetic". Double click "LPM\_MULT". A window will appear.
- 3. This window requires you to name your IP core and select the directory to create/save the IP. Name the IP "mult" and ensure that the project directory listed is correct. Under "IP variation file type" select VHDL. Press OK.
- 4. Another window will appear (may take some time) presenting the MegaWizard Plug-in Manager. Using this wizard, we will specify the parameters of our custom multiplier IP.
  - a. [Parameter Settings > General] Page
    - i. Under "Multiplier Configuration" ensure "multiply 'dataa' by 'datab' input" is selected.
    - ii. Select the datawidth of dataa to be 16 bits.
    - iii. Select the datawidth of datab to be 16 bits.
    - iv. Ensure that the result datawidth is 32 bits.
    - v. Press Next
  - b. [Parameter Settings > General2] Page
    - i. Ensure the three defaulted bullet selections read "No", "Unsigned", and "Use the Default implementation" respectively.

- ii. Press Next.
- c. [Parameter Settings > Pipelining] Page
  - i. Under the "Pipelining" subsection, select the option "Yes, I want an output latency of 3 clock cycles", writing the number 3 in the blank field.
  - ii. Enable "Create an 'aclr' synchronous port".
  - iii. Enable "Create a 'clken' clock enable clock".
  - iv. Leave optimization as "Default".
  - v. Press Next.
- d. [EDA] Page
  - i. Select Next
- e. [Summary] Page
  - i. Ensure "mult.vhd" is enabled by default.
  - ii. Ensure mult.cmp is also enabled.
  - iii. The rest of the options should be disabled. The LPM\_MULT component block diagram should resemble that of Fig. 1.
  - iv. Press "Finish".



Fig. 1: LPM MULT Summary

5. The multiplier IP will now be generated in Quartus according to the specifications provided. Include this design in your Quartus project by selecting "Project" - "Add/Remove Files in Project..." and select mult.qip, press Add..., and press OK. You may find the multiplier declaration to instantiate the component in your VHDL design in *mult.vhd*.

# 2.2 IP Wrapper

The multiplier IP we created contains two inputs, a clock source, an asynchronous reset, and an enable signal. Thus when we create our HPS .c program we will have no issue writing our values and setting up the IP for execution. However, how will we be able to determine when the multiplier has completed computing by simply using our HPS software?

We specified in the MegaCore Wizard that the multiplier should take 3 clock-cycles to execute. Therefore we must create a type of IP "wrapper" which will input all the signals to the multiplier when enabled, and count three clock cycles before outputting a "done" flag to signal to the HPS that the multiplier's product is ready to be read.

The wrapper for the mult IP is located in the course folder at /coe838/labs/lab4/rtl/mult\_unit.vhd. This VHDL file includes the multiplier IP component we just generated called "mult" and port maps it, while creating a wrapper with the functionality described above, i.e. the done signal is pipelined 3 times before outputting the mult\_done signal. Ensure that your mult IP is identical to the component instantiated in this VHDL file, else make the necessary corrections.

## 2.3 Avalon MM Slave Interface Design

In the previous lab, we used Altera's built-in QSys compatible *pio* and *SEG7\_IF* components which had their own custom Avalon MM slave design embedded into their component. However because we created our own IP from the MegaWizard and would like to include it in our SoC design, we must create our own Avalon MM slave design and incorporate it into our SoC using QSys. This MM slave design allows our IP to communicate on the FPGA fabric and be controlled through the HPS C code we will develop.

As seen in lab 3, memory mapping allows our software to communicate with our hardware components (through the Avalon/AXI bus and lwh2f bridge). However when our IP contains multiple ports, we need to specify these addresses. For example, writing to address  $0x0001 + virtual\_base\_address$  allows us to write data to our mult's dataa port (using the HPS software), writing to address 0x0002  $virtual\_base\_address$  writes to mult's datab port, reading from  $0x0000 + virtual\_base\_address$  reads the product output once complete etc. In lab 3, our pio and SEG7\_IF only had one input port to which we wrote data, and was interpretted by the IP to turn on the appropriate LEDs etc. Now our component possess multiple ports and we must be able to handle this communication using bus interfaces.

To make our slave designs concise and simple, we will use the easiest bus interface - the Avalon MM interface. The Avalon MM employs a master-slave protocol with the CPU acting as a master, and the FPGA peripherals acting as slaves. We will create two Avalon MM slaves for the multiplier SoC and classify them into the categories control and data- called *mult\_control* and *mult\_data* respectively. These VHDL files can be found in the *coe838/labs/lab4/rtl* folder (*mult\_control.vhdl* and *mult\_data.vhdl*). Copy them to your project directory. Open these files to view the VHDL.

| Name          | Width                | Direction | Comments                        |
|---------------|----------------------|-----------|---------------------------------|
|               |                      |           |                                 |
| avs_address   | <= 64 bits           | Input     | Address of slave being accessed |
| avs_read      | 1 bit                | Input     | Read operation requested        |
| avs_write     | 1 bit                | Input     | Write operation requested       |
| avs_readdata  | 8, 16, 32 or 64 bits | Output    | Data read from slave            |
| avs_writedata | 8, 16, 32 or 64 bits | Input     | Data to be written to slave     |

Table I: Common Avalon Bus Signals

The contents in the Avalon MM slave VHDL files look like any standard VHDL file, however they contain keywords to properly identified Avalon bus signals in QSys. In particular, the avs\_\* prefix signifies to QSys that this port communicates with Avalon bus, where other signals usually imply exported conduits, clocks, reset etc. Table I provides common signal names and characteristics used by MM slaves for the Avalon bus.

Let us take  $mult\_control.vhdl$  as an example to obtain an understanding for Avalon MM bus interface design. In terms of control in the multiplier IP, we will need a reset, enable, and done signal for handling control from the HPS software. Therefore our C code will send out the reset and start signals to the multiplier, and read the done signal to determine completion. Looking at  $mult\_control.vhdl$ , we include the mult\_\* ports so that we may export them as conduits in QSys, and then port map them directly from the HPS to the multiplier to provide this control. The avs\_\* ports are used to read the control addresses and data from the FPGA  $\rightarrow$  Avalon bus  $\rightarrow$  HPS, and the reverse for writes. Therefore as seen in this VHDL code, if our C application were to write to mult\_control\_base + 0x0000, we would be writing to the IP's start signal, whereas mult\_control\_base + 0x0001 would write to the reset signal etc. Similarly if we would like to read the status of the multiplier's done signal, we would read from the mult\_control\_base + 0x0010 address. The other signals are used for debugging and ensuring that the signals are the value we expect (such as reset is unasserted to calculate etc).

The same concept is applied to the *mult\_data* bus for reading and writing data. Notice that all data based ports are 32 bits so that we may easily access the bus and conduits with the alt\_read\_word() and alt\_write\_word() APIs in the HPS while following the Avalon bus conditions specified in Table I. A graphical representation of the SoC and Avalon MM slaves discussed here is presented in Fig. 2.



Fig. 2: Multiplier SoC Avalon MM Slave Interface

## 2.4 Creating the SoC Hardware

## 2.4.1 QSys Component Creation and SoC Design

Next, we will create a SoC with the Avalon MM slave interfaces using QSys. Copy the soc\_system.qsys file from the /coe838/labs/lab3 directory that we used in the previous lab to your project directory. Open QSys and the soc\_system.qsys file. We will now learn how to create new QSys components for the Avalon MM slaves we designed and include them in our SoC design.

1. In QSys' left window pane, double-click *New Component*.... This will open a component editor window.

## 2. [Component Type] Page

- a. In the Name field, highlight new component and overwrite it with *mult control*.
- b. Also call the Display name field mult control

#### 3. [Files] Page

- a. Under **Synthesis Files** select the "+" button. A browse window will open. Select *mult control.vhdl* and press Open.
- b. Click the "Analyze Synthesis Files" button. A status window will open signifying that your VHDL file is being synthesized and analyzed as a component. Once complete, a message will appear stating that QSys has finished analyzing the files. Press Close. You will likely see errors pop up in the Message tab. Ignore these for now.

## 4. Skip to [Signals] Page

- a. The avs\_\* keyword signal names should be correctly recognized by QSys and interfaced as "s0" type i.e. an Avalon slave. Clk and reset should also be classified as clock and reset respectively. However the mult\_\* signals will likely be misinterpreted. We must correct these signals and place them as conduit interfaces.
- b. At mult\_start, press its interface name field (i.e. likely called *avalon\_slave\_0*). This will open a drop down menu. Select *new Conduit*.... This will rename the interface to *conduit\_end*. Under signal type, type in *m\_start* (can be given any unique name besides Avalon keyword names).
- c. For mult\_reset, open the interface drop down menu and select *conduit\_end* so that all the conduits are classified under the same name. Rename it's signal type to a name of your choice i.e. *m* reset
- d. Repeat step c. for the mult done signal.

#### 5. [Interface] Page

- a. Click "Remove Interfaces With No Signals". This will remove several messages from the QSys Message window. We will resolve the remaining errors using this page.
- b. Every "Associated Clock" and "Associated Reset" field for all interfaces listed will need to be specified with a clock and reset respectively. Therefore for all the interfaces listed on this page, use the drop down menu to select the clock and/or reset signal listed if "None" is specified as its type. All messages will disappear after this step.
- c. Next, we would like to name our conduits something more meaningful other than *conduit\_end*. Therefore scroll to the "conduit\_end (Conduit)" interface and type *mult\_control* in the Name field. Press Enter to set the change in the Block Diagram displayed.
- d. Double check that all parameters have been specified as described in the steps above. Once you are confident with these parameters, press "Finish".
- e. A window will show prompting you to save the changes to a .tcl file. Press "Yes, Save".

- 6. You will be brought back to the main QSys page, with a new component listed in the IP catalog under the **Project** heading called *mult\_control*. Highlight *mult\_control* and press the "+Add..." button. Press Finish to successfully add it to your SoC.
- 7. Connect the *mult* control 0.clock port to clk 0.clk in your *Connections*.
- 8. Connect mult control 0.reset port to clk 0.reset.
- 9. Connect mult control 0.s0 to hps 0.h2f lw axi master.
- 10. Export the mult\_control\_0.mult\_control conduit. There should now be no errors or warnings in the QSys Message window.
- 11. Repeat steps 1 5 to create a new component for the mult data Avalon MM interface.
- 12. Repeat steps 6 10 for the mult\_data component using the port names you specified during component creation.
- 13. Resolve any base address overlaps (refer to Lab 3).
- 14. Copy the HDL example that QSys generated for you and place it in your project's top-level entity file.
- 15. In QSys, Generate HDL to create the VHDL for your project's SoC system.
- 16. Once successfully generated, use the NIOS II shell to generate.h files for your C application.
- 17. Exit QSys by selecting Finish. Include the soc system.qip file in your Quartus project.

#### 2.4.2 Finalizing the Quartus Project

Finally, we need to integrate the SoC design with our multiplier using your *custom\_ip* top-level entity file. Use the sample top-level file provided to you in lab 3 (*HEX\_LED\_FPGA.vhd*) with the sample HDL you copied in QSys to code your top-level VHDL. Omit any reference to HEX and LEDR in the *HEX\_LED\_FPGA* ENTITY, and rename the ENTITY to *custom\_ip*. Port map the start, reset and done conduits from the soc\_system to its respective ports in the multiplier. Similarly, port map the in1, in2, and result conduits from the soc\_system to the multiplier.

You will find a top-level VHDL sample to reference in the Appendix of this lab if you are having difficulties. Note that the port names may vary depending on what you named your Avalon interface conduits in the mult\_control and mult\_data slaves (in QSys).

Once you have completed your top-level VHDL design, run the two .tcl scripts for mapping the pin assignments. Compile your design, correct any errors and successfully generate a .sof file to program the FPGA.

# 3. Software Design

A sample .c application can be found in *coe838/labs/lab4/software*. Copy the main.c file to your project's software directory which contains the \*.h files you generated using the NIOS II shell. Open the file to view its contents.

The general template for coding the application is the same as Lab 3. The only difference is that now you have more addresses to work with, and must apply an offset to your API virtual base address depending on what signals/ports you are trying to access when reading (alt\_read\_word) or writing (alt\_write\_word) to mult\_data and mult\_control. You must use the Avalon MM slave VHDL files to obtain the offset that should be applied to the virtual base address.

**Note:** you may use this main.c file for compiling and generating a binary for the next step. However ensure that the hps\_0.h file's component names and base addresses correctly reflect your QSys system components. If they do not match, make the changes needed to the .c file accordingly.

Create a project in DS-5 and compile the .c application to generate a binary. Copy the binary to a USB.

#### 4. HPS/FPGA Execution

Power on the DE1-SoC board. Upload the .sof file to the FPGA using the Quartus II Programmer. Insert the USB to the HPS, mount it using the Linux command, copy the binary to your home directory and execute it. Your terminal output should resemble that of Fig. 3.

```
----- Iteration 27 -----
Reset done. Deasserting signal
Start successful
waiting for done
conversion done
0x0000001b * 0x0000001c = 0x000002f4. [Expected] 0x000002f4
----- Iteration 28 -----
Reset done. Deasserting signal
Start successful
waiting for done
conversion done
0x0000001c * 0x0000001d = 0x0000032c. [Expected] 0x0000032c
[SUCCESSFUL]
----- Iteration 29 -----
Reset done. Deasserting signal
Start successful
waiting for done
conversion done
0x0000001d * 0x0000001e = 0x00000366. [Expected] 0x00000366
----- Iteration 30 -----
Reset done. Deasserting signal
Start successful
waiting for done
conversion done
0x0000001e * 0x0000001f = 0x000003a2. [Expected] 0x000003a2
[SUCCESSFUL]
[TEST PASSED] 30/30
```

Fig. 3: Sample output from Multiplier SoC

## 5. What To Hand In

Using the interfacing methodology introduced in this lab, students are to create a HPS/FPGA SoC integrating an IP core of their choice. This core may be selected from the IP Catalog (MegaCore), designed as a custom IP, or retrieved from other IP sources (OpenCores, etc). Marks will be awarded based on creativity and complexity of the design.

This lab is due week 9. When submitting your lab, please include:

- All VHDL files used in your design including the top-level file and all Avalon MM Slave(s) VHDL for interfacing your hardware design. Include any IP VHDL that you believe is relevant to the design (i.e. wrapper, declaration etc).
- A snapshot of your QSys system
- All .c files used for your HPS application
- The hps 0.h file generated by the NIOS II Shell.
- Output of your SoC execution in the HPS terminal.

The lab must be handed in with the Ryerson University cover page, dated and signed. Your lab instructor will also ask you to demo your work during submission. Be prepared.

# **Appendix**

```
library IEEE;
use IEEE.std_logic_1164.all;
use IEEE.numeric std.all;
ENTITY custom_ip IS
             PORT ( CLOCK 50, HPS DDR3 RZQ, HPS ENET RX CLK, HPS ENET RX DV : IN STD LOGIC;
                       HPS_DDR3_ADDR
                                                                             : OUT STD LOGIC VECTOR(14 DOWNTO 0);
: OUT STD LOGIC VECTOR(2 DOWNTO 0);
                       HPS DDR3 BA
                       HPS_DDR3_CS_N
HPS_DDR3_CK_P, HPS_DDR3_CK_N, HPS_DDR3_CKE
: OUT STD_LOGIC;
                                                                                                     : IN STD LOGIC;
                       HPS_USB_DIR, HPS_USB_NXT, HPS_USB_CLKOUT
                                                                      : IN STD_LOGIC;
: IN STD_LOGIC_VECTOR(3 DOWNTO 0);
                       HPS ENET RX DATA
                                                                                 : INOUT STD_LOGIC_VECTOR(3 DOWNTO 0);
: INOUT STD_LOGIC_VECTOR(3 DOWNTO 0);
: INOUT STD_LOGIC;
                       HPS SD DATA, HPS DDR3 DQS N
                       HPS DDR3 DQS P
                       HPS ENET MDIO
                       HPS USB DATA
                                                                                                : INOUT STD LOGIC VECTOR (7 DOWNTO 0);
                       HPS DDR3 DQ
                                                                                 : INOUT STD LOGIC VECTOR(31 DOWNTO 0);
                       HPS SD CMD
                                                                                : INOUT STD LOGIC;
                       HPS_ENET_TX_DATA, HPS_DDR3_DM
                                                                                  : OUT STD_LOGIC_VECTOR(3 DOWNTO 0);
                       HPS_DDR3_ODT, HPS_DDR3_RAS_N, HPS_DDR3_RESET_N : OUT STD_LOGIC;
HPS_DDR3_CAS_N, HPS_DDR3_WE_N : OUT ST
                                                                                                                        : OUT STD_LOGIC;
: OUT STD_LOGIC;
                      HPS_ENET_MDC, HPS_ENET_TX_EN
HPS_USB_STP, HPS_SD_CLK, HPS_ENET_GTX_CLK
                                                                                                                    : OUT STD_LOGIC);
END ENTITY custom_ip;
ARCHITECTURE Behaviour of custom ip IS
      component soc system is
         port(clk clk
                                                                       : in std_logic
                                                                                                                                     := 'X';
                                                                                     std logic;
                  hps 0 h2f reset reset n
                                                                         : out
                  hps io hps io emacl inst TX CLK
hps io hps io emacl inst TXDO
hps io hps io emacl inst TXDI
                                                                         : out std_logic;
                                                                       : out std_logic;
: out std_logic;
                   hps_io_hps_io_emac1_inst_TXD2
hps_io_hps_io_emac1_inst_TXD3
                                                                          : out
                                                                                      std logic;
                                                                         : out std_logic;
                   hps_io_hps_io_emacl_inst_RXD0 : in std_logic
hps_io_hps_io_emacl_inst_MDI0 : inout std_logic
                                                                                                                                       := 'X';
                                                                                                                                       := 'X';
                                                                      : inout std_logic:
: out std_logic:
: out std_logic:
: in std_logic:
                   hps_io_hps_io_emacl_inst_MDC
hps_io hps_io emacl_inst_RX_CTL
                                                                                                                                       := 'X';
                   hps_io_hps_io_emacl_inst_TX_CTL
hps_io hps_io_emacl_inst_RX_CLK
                                                                                                                                       := 'X';
                   hps_io_hps_io_emacl_inst_RXD1
hps_io_hps_io_emacl_inst_RXD2
                                                                                                                                       := 'X';
                                                                                                                                       := 'X';
                  hps_io_hps_io_emacl_inst_RXD2
hps_io_hps_io_emacl_inst_RXD3
hps_io_hps_io_sdio_inst_CMD
hps_io_hps_io_sdio_inst_D1
hps_io_hps_io_sdio_inst_CLK
hps_io_hps_io_sdio_inst_D2
hps_io_hps_io_sdio_inst_D2
hps_io_hps_io_sdio_inst_D3
hps_io_hps_io_usb1_inst_D0
hps_io_hps_io_usb1_inst_D1
hps_io_hps_io_usb1_inst_D2
hps_io_hps_io_usb1_inst_D2
hps_io_hps_io_usb1_inst_D2
hps_io_hps_io_usb1_inst_D2
hps_io_hps_io_usb1_inst_D3
                                                                                                                                       := 'X';
                                                                        : inout std_logic
                                                                                                                                      := 'X';
                                                                         : inout std_logic
                                                                                                                                       := 'X';
                                                                         : inout std logic
                                                                                                                                      := 'X';
                                                                       : out std_logic;
: inout std_logic
                                                                         : inout std logic
                                                                                                                                       := 'X';
                                                                       : inout std_logic
                                                                                                                                       := 'X';
                                                                       : inout std_logic
: inout std_logic
                                                                                                                                       := 'X';
                                                                                                                                       := 'X';
                   hps_io_hps_io_usb1_inst_D3
hps_io_hps_io_usb1_inst_D4
                                                                       : inout std_logic
: inout std logic
                                                                                                                                       := 'X';
                                                                                                                                       := 'X';
                   hps_io_hps_io_usb1_inst_D5
hps_io_hps_io_usb1_inst_D6
                                                                       : inout std_logic
: inout std logic
                                                                                                                                       := 'X';
                                                                                                                                       := 'X';
                   hps_io_hps_io_usb1_inst_D7
hps_io_hps_io_usb1_inst_CLK
                                                                         : inout std_logic
                                                                                                                                       := 'X';
                                                                         : in std_logic
: out std_logic;
: in std_logic
: in std_logic
                                                                                                                                      := 'X';
                   hps_io_hps_io_usb1_inst_STP
hps_io_hps_io_usb1_inst_DIR
                  hps_io_hps_io_usb1_inst_NXT
memory_mem_a
                                                                                                                                       := 'X';
                                                                         : in std_logic
: out std_logic_vector(14 downto 0);
: out std_logic_vector(2 downto 0);
: out std_logic;
                   memory mem ba
                  memory mem ck
                                                                        : out std_logic;
: out std_logic;
: out std_logic;
: out std_logic;
                  memory_mem_ck_n
                  memory mem cke
                  memory mem cs n
                  memory mem ras n
                                                                        : out std_logic;
: out std_logic;
: out std_logic;
: out std_logic;
: inout std_logic_vector(31 downto 0) := (others => 'X');
                  memory_mem_cas n
                  memory mem we n
                   memory_mem_reset n
                  memory mem dq
                                                                        : inout std_logic_vector(3 downto 0) := (others => 'X');
: inout std_logic_vector(3 downto 0) := (others => 'X');
                  memory_mem_dqs
                  memory mem dqs n
                  memory_mem_odt
memory_mem_dm
                                                                         : out std_logic;
: out std_logic_vector(3 downto 0);
                  memory_oct_rzqin
                                                                         : in
                                                                                      std logic
```

```
reset_reset_n : in std_logic := 'X';

mult_control_0_mult_control_m_start : out std_logic_vector(31 downto 0);

mult_control_0_mult_control_m_reset : out std_logic_vector(31 downto 0);

mult_control_0_mult_control_m_done : in std_logic_vector(31 downto 0) := (others => 'X');

mult_data_0_mult_data_m_in1 : out std_logic_vector(31 downto 0);

mult_data_0_mult_data_m_in2 : out std_logic_vector(31 downto 0);

mult_data_0_mult_data_m_result : in std_logic_vector(31 downto 0) := (others => 'X')
end COMPONENT soc system;
COMPONENT mult_unit
            T mult_unit
PORT( clk, reset, enable
                                                                          : IN STD_LOGIC;
                   mult_a, mult_b
                                                                           : IN STD LOGIC VECTOR(15 DOWNTO 0);
                    mult_done
                                                                           : OUT STD LOGIC;
                   mult result
                                                                           : OUT STD LOGIC VECTOR(31 DOWNTO 0):= (others => '0'));
END COMPONENT:
SIGNAL reset_reset_n, done : STD_LOGIC ;
SIGNAL mult_input_reset : STD_LOGIC_VECTOR(31 DOWNTO 0);
SIGNAL mult_output_result, mult_input_start : STD_LOGIC_VECTOR(31 DOWNTO 0);
SIGNAL in1, in2 : STD_LOGIC_VECTOR(31 DOWNTO 0);
     u0 : component soc system
           port map (
                 clk clk
                                                                    => CLOCK_50,
                                                                    => '1',
                 reset reset n
                                                                    => HPS_DDR3_ADDR,
                 memory_mem_a
                 memory_mem_ba
                                                                    => HPS DDR3 BA,
                                                                    => HPS_DDR3_CK_P,
=> HPS_DDR3_CK_N,
                 memory_mem_ck
                 memory_mem_ck_n
                                                                   => HPS_DDR3_CKE,
=> HPS_DDR3_CS_N,
                 memory_mem_cke
                 memory mem cs n
                 memory_mem_ras_n
                                                                    => HPS_DDR3_RAS_N,
                                                                    => HPS DDR3 CAS N,
                 memory_mem_cas_n
                 memory_mem_we_n
                                                                    => HPS_DDR3_WE_N,
                 memory_mem_reset_n
                                                                    => HPS_DDR3_RESET_N,
                 memory mem dq
                                                                    => HPS DDR3 DQ,
                                                                    => HPS_DDR3_DQS_P,
=> HPS_DDR3_DQS_N,
                 memory_mem_dqs
                 memory mem dqs n
                                                                    => HPS_DDR3_ODT,
                 memory_mem_odt
                 memory_mem_dm
                                                                    => HPS_DDR3_DM,
                 memory_oct_rzqin
                                                                    => HPS_DDR3_RZQ,
                 hps io hps io emac1 inst TX CLK
hps io hps io emac1 inst TXDO
hps io hps io emac1 inst TXDO
                                                                    => HPS_ENET_GTX_CLK,
                                                                    => HPS_ENET_TX_DATA(0),

=> HPS_ENET_TX_DATA(1),

=> HPS_ENET_TX_DATA(2),

=> HPS_ENET_TX_DATA(3),
                 hps io hps io emac1 inst TXD2
                 hps_io_hps_io_emac1_inst_TXD3
                 hps io hps io emac1 inst RXD0
                                                                    => HPS ENET RX DATA(0),
                 hps_io_hps_io_emac1_inst_MDIO
                                                                    => HPS ENET MDIO,
                 hps_io_hps_io_emac1_inst_MDC
hps_io_hps_io_emac1_inst_RX_CTL
                                                                     => HPS_ENET_MDC,
                                                                     => HPS ENET RX DV,
                 hps_io_hps_io_emac1_inst_TX_CTL
hps_io_hps_io_emac1_inst_RX_CLK
                                                                    => HPS_ENET_TX_EN,
=> HPS_ENET_RX_CLK,
                 hps_io_hps_io_emacl_inst_RXD1
hps_io_hps_io_emacl_inst_RXD2
                                                                    => HPS_ENET_RX_DATA(1),
=> HPS_ENET_RX_DATA(2),
                 hps_io_hps_io_emacl_inst_RXD3
hps_io_hps_io_sdio_inst_CMD
                                                                    => HPS ENET RX DATA(3),
                                                                    => HPS SD CMD,
                 hps_io_hps_io_sdio_inst_D0
hps_io_hps_io_sdio_inst_D1
hps_io_hps_io_sdio_inst_CLK
hps_io_hps_io_sdio_inst_D2
                                                                    => HPS SD DATA(0),
                                                                    => HPS_SD_DATA(1),
                                                                    => HPS SD CLK,
                                                                    => HPS_SD_DATA(2),
                 hps_io_hps_io_sdio_inst_D3
hps_io_hps_io_usb1_inst_D0
                                                                    => HPS SD DATA(3),
                                                                   => HPS USB DATA(0),
                                                                  => HPS_USB_DATA(1),
=> HPS_USB_DATA(2),
                 hps_io_hps_io_usb1_inst_D1
hps_io_hps_io_usb1_inst_D2
                 hps_io_hps_io_usbl_inst_D3
hps_io_hps_io_usbl_inst_D4
hps_io_hps_io_usbl_inst_D5
hps_io_hps_io_usbl_inst_D6
                                                                  => HPS_USB_DATA(3),
=> HPS_USB_DATA(4),
                                                                  => HPS_USB_DATA(5),
=> HPS_USB_DATA(6),
                 hps_io_hps_io_usbl_inst_D7
hps_io_hps_io_usbl_inst_CLK
hps_io_hps_io_usbl_inst_STP
hps_io_hps_io_usbl_inst_DIR
                                                                  => HPS_USB_DATA(7),
=> HPS_USB_CLKOUT,
                                                                   => HPS USB STP,
                                                                  => HPS_USB_DIR,
                 hps io hps io usb1 inst NXT
                                                                    => HPS USB NXT,
                                                                 => reset_reset_n,
=> mult_output_result,
                 hps_0_h2f_reset_reset_n
                 mult_data_0_mult_data_m_result
```

END Behaviour;